## N-Channel 30-V (D-S) MOSFET

These miniature surface mount MOSFETs utilize a high cell density trench process to provide low  $r_{DS(on)}$  and to ensure minimal power loss and heat dissipation. Typical applications are DC-DC converters and power management in portable and battery-powered products such as computers, printers, PCMCIA cards, cellular and cordless telephones.

- Low r<sub>DS(on)</sub> provides higher efficiency and extends battery life
- Low thermal impedance copper leadframe DPAK saves board space
- Fast switching speed
- High performance trench technology

| PRODUCT SUMMARY     |                                                       |    |  |  |
|---------------------|-------------------------------------------------------|----|--|--|
| V <sub>DS</sub> (V) | $r_{\mathrm{DS(on)}} m(\Omega) \qquad I_{\mathrm{D}}$ |    |  |  |
| 30                  | $59 @ V_{GS} = 10V$                                   | 24 |  |  |
|                     | $88 @ V_{GS} = 4.5V$                                  | 20 |  |  |





Top View

| ABSOLUTE MAXIMUM RATINGS ( $T_A = 25$ °C UNLESS OTHERWISE NOTED) |                               |                                   |            |       |  |
|------------------------------------------------------------------|-------------------------------|-----------------------------------|------------|-------|--|
| Parameter                                                        |                               |                                   | Limit      | Units |  |
| Drain-Source Voltage                                             |                               | VDS                               | 30         | V     |  |
| Gate-Source Voltage                                              |                               | V <sub>68</sub>                   | ±20        | v     |  |
| Continuous Drain Current <sup>a</sup>                            | $T_{\rm C}=25^{\circ}{\rm C}$ | I <sub>D</sub>                    | 24         | •     |  |
| Pulsed Drain Current <sup>b</sup>                                |                               | I <sub>DM</sub>                   | 75         | A     |  |
| Continuous Source Current (Diode Conduction) <sup>a</sup>        |                               | Is                                | 30         | Α     |  |
| Power Dissipation <sup>a</sup>                                   | $T_{\rm C}=25^{\circ}{\rm C}$ | P <sub>D</sub>                    | 50         | W     |  |
| Operating Junction and Storage Temperature Range                 |                               | T <sub>J</sub> , T <sub>stg</sub> | -55 to 175 | °C    |  |

| THERMAL RESISTANCE RATINGS               |                 |         |       |  |
|------------------------------------------|-----------------|---------|-------|--|
| Parameter                                | Symbol          | Maximum | Units |  |
| Maximum Junction-to-Ambient <sup>a</sup> | $R_{\theta JA}$ | 50      | °C/W  |  |
| Maximum Junction-to-Case                 | $R_{\theta JC}$ | 3.0     | °C/W  |  |

Notes

a. Surface Mounted on 1" x 1" FR4 Board.

b. Pulse width limited by maximum junction temperature

| SPECIFICATIONS ( $T_A = 25^{\circ}C$ UNLESS OTHERWISE NOTED) |                     |                                                                          |        |     |      |      |  |
|--------------------------------------------------------------|---------------------|--------------------------------------------------------------------------|--------|-----|------|------|--|
| Deveneeder                                                   | Samula              |                                                                          | Limits |     |      | TI   |  |
| Parameter                                                    | Symbol              | Symbol Test Conditions                                                   |        | Тур | Max  | Unit |  |
| Static                                                       |                     |                                                                          |        |     |      |      |  |
| Gate-Threshold Voltage                                       | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_D = 250 \text{ uA}$                                  | 1      |     | 2.3  | V    |  |
| Gate-Body Leakage                                            | Igss                | $V_{DS} = 0 V, V_{GS} = 20 V$                                            |        |     | ±100 | nA   |  |
| Zero Gate Voltage Drain Current                              | Idss                | $V_{DS} = 24 V, V_{GS} = 0 V$                                            |        |     | 1    |      |  |
| Zero Gate voltage Dialit Current                             | IDSS                | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}, T_J = 55^{\circ}\text{C}$  |        |     | 25   | uA   |  |
| On-State Drain Current <sup>A</sup>                          | ID(on)              | $V_{DS} = 5 V, V_{GS} = 10 V$                                            | 34     |     |      | А    |  |
| Dig O Die A                                                  |                     | $V_{GS} = 10 V, I_D = 12 A$ $V_{GS} = 4.5 V, I_D = 10 A$                 |        |     | 59   | mΩ   |  |
| Drain-Source On-Resistance <sup>A</sup>                      | fDS(on)             |                                                                          |        |     | 88   |      |  |
| Forward Tranconductance <sup>A</sup>                         | g <sub>fs</sub>     | $V_{DS} = 15 V$ , $I_D = 12 A$                                           |        | 22  |      | S    |  |
| Diode Forward Voltage                                        | Vsd                 | $I_{S} = 24 \text{ A}, V_{GS} = 0 \text{ V}$                             |        | 1.1 |      | V    |  |
| Dynamic <sup>b</sup>                                         |                     |                                                                          |        |     |      |      |  |
| Total Gate Charge                                            | Qg                  | $V_{DS} = 15 \text{ V}, V_{GS} = 4.5 \text{ V},$<br>$I_D = 10 \text{ A}$ |        | 2.2 |      |      |  |
| Gate-Source Charge                                           | Qgs                 |                                                                          |        | 0.5 |      | nC   |  |
| Gate-Drain Charge                                            | Qgd                 |                                                                          |        | 0.8 |      |      |  |
| Input Capacitance                                            | Ciss                | $V_{DS} = 15 V, V_{GS} = 0 V,$ f<br>= 1MHz                               |        | 720 |      | pF   |  |
| Output Capacitance                                           | Coss                |                                                                          |        | 165 |      |      |  |
| Reverse Transfer Capacitance                                 | Crss                |                                                                          |        | 60  |      |      |  |
| Turn-On Delay Time                                           | td(on)              | $V_{DD} = 25 V, R_L = 25 \Omega, ID = 24 A,$ $V_{GEN} = 10 V$            |        | 16  |      |      |  |
| Rise Time                                                    | tr                  |                                                                          |        | 5   |      | nS   |  |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub> |                                                                          |        | 23  |      |      |  |
| Fall-Time                                                    | tf                  |                                                                          |        | 3   |      |      |  |

Notes

- a. Pulse test:  $PW \le 300$ us duty cycle  $\le 2\%$ .
- b. Guaranteed by design, not subject to production testing.

Analog Power (APL) reserves the right to make changes without further notice to any products herein. APL makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does APL assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in APL data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. APL does not convey any license under its patent rights nor the rights of others. APL products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the APL product could create a situation where personal injury or death may occur. Should Buyer purchase or use APL products for any such unintended or unauthorized application, Buyer shall indemnify and hold APL and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that APL was negligent regarding the design or manufacture of the part. APL is an Equal Opportunity/Affirmative Action Employer.

## Typical Electrical Characteristics (N-Channel)



Figure 1. On-Region Characteristics



Figure 3. On Resistance Vs Vgs Voltage



Figure 5. Gate Charge Characteristics



Figure 2. Body Diode Forward Voltage Variation

with Source Current and Temperature



Figure 4. Capacitance Characteristics



Figure 6. On-Resistance Variation with Temperature

## Typical Electrical Characteristics (N-Channel)



Figure 7. Transfer Characteristics



Figure 9. Vth Gate to Source Voltage Vs Temperature



Figure 8. On-Resistance with Gate to Source Voltage



Figure 10. Single Pulse Maximum Power Dissipation







## Package Information









LAND PATTERN RECOMMENDATION



- NOTES: UNLESS OTHERWISE SPECIFIED
  - ALL DIVENERAS ARE IN NULLHETERS. 骨目

  - THIS PACIONCE CONFORME TO LEDEC, TO-262, IBBUE C, VARIATION AA IN AE, DATED NOW 1989. Dimensioning and toleranging per C)
  - AGNE 114.00-1984. HEAT SINK TOP EDGE COULD BE IN CHANFERED
  - D) CORVERS OR EDGE PROTRUSION. Ð

| UNERADIA LUDIELADI NA |           |           |  |  |
|-----------------------|-----------|-----------|--|--|
|                       | ALL HOLES |           |  |  |
|                       | 10 -1 27  | 1.62-2.99 |  |  |
|                       |           | 0.00 0.00 |  |  |
|                       | 4.422     | 2.01 100  |  |  |
|                       |           | 4.47      |  |  |